IC SDRAM 1GBIT MT41K64M16TW-107: J

China IC SDRAM 1GBIT MT41K64M16TW-107: J, Find details about China IC, MT41K64M16TW-107: J from IC SDRAM 1GBIT MT41K64M16TW-107: J

Model NO.
MT41K64M16TW-107: J
MFG.
MICRON
D/C
17+
Package
FBGA-96
Quality
Genuine New Original
Transport Package
Box
HS Code
8542390000
Model NO.
MT41K64M16TW-107: J
MFG.
MICRON
D/C
17+
Package
FBGA-96
Quality
Genuine New Original
Transport Package
Box
HS Code
8542390000

Description

MT41K64M16TW-107:J: DRAM Chip DDR3L SDRAM 1G-Bit 64Mx16 1.35V 96-Pin F-BGA - Trays 

Package: FBGA-96

Mfr. Part#: MT41K64M16TW-107:J

Mfr.:MICRON

Datasheet: IC SDRAM 1GBIT MT41K64M16TW-107: J(e-mail or chat us for PDF file)

ROHS Status: IC SDRAM 1GBIT MT41K64M16TW-107: J

Quality: 100% Original

Warranty: 180 days
 

DDR3 SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one half-clock-cycle data transfers at the I/O pins. The differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the DDR3 SDRAM input receiver. DQS is center-aligned with data for WRITEs. The read data is transmitted by the DDR3 SDRAM and edge-aligned to the data strobes. The DDR3 SDRAM operates from a differential clock (CK and CK#). The crossing of CK going HIGH and CK# going LOW is referred to as the positive edge of CK. Control, command, and address signals are registered at every positive edge of CK. Input data is registered on the first rising edge of DQS after the WRITE preamble, and output data is referenced on the first rising edge of DQS after the READ preamble. Read and write accesses to the DDR3 SDRAM are burst-oriented. Accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE commands are used to select the bank and the starting column location for the burst access. The device uses a READ and WRITE BL8 and BC4. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard DDR SDRAM, the pipelined, multibank architecture of DDR3 SDRAM allows for concurrent operation, thereby providing high bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving, power-down mode.

Key Features

  • VDD = VDDQ = +1.35V (1.283V to 1.45V)
  • Backward compatible to VDD = VDDQ = 1.5V ±0.075V
  • Differential bidirectional data strobe
  • 8n-bit prefetch architecture
  • Differential clock inputs (CK, CK#)
  • 8 internal banks
  • Nominal and dynamic on-die termination (ODT)for data, strobe, and mask signals
  • Programmable CAS (READ) latency (CL)
  • Programmable CAS additive latency (AL)
  • Programmable CAS (WRITE) latency (CWL)
  • Fixed burst length (BL) of 8 and burst chop (BC) of 4(via the mode register set [MRS])
  • Selectable BC4 or BL8 on-the-fly (OTF)
  • Self refresh mode
  • TC of 0°C to 95°C
  • 64ms, 8192-cycle refresh at 0°C to 85°C
  • 32ms at 85°C to 95°C
  • Self refresh temperature (SRT)
  • Automatic self refresh (ASR)
  • Write leveling
  • Multipurpose register
  • Output driver calibration



IC SDRAM 1GBIT MT41K64M16TW-107: J







 


IC SDRAM 1GBIT MT41K64M16TW-107: J


IC SDRAM 1GBIT MT41K64M16TW-107: J

IC SDRAM 1GBIT MT41K64M16TW-107: J

IC SDRAM 1GBIT MT41K64M16TW-107: J

IC SDRAM 1GBIT MT41K64M16TW-107: J
IC SDRAM 1GBIT MT41K64M16TW-107: J

IC SDRAM 1GBIT MT41K64M16TW-107: J


Why choosing us

  • Located in Shenzhen, the electronic market center of China.
  • 100% guarantee components quality: Genuine Original.
  • Sufficient stock on your urgent demand.
  • Sophisticated colleagues help you solve problems to reduce your risk with on-demand manufacturing
  • Faster shipment: In stock components can ship the same day .
  • 24 Hours service 

 

Notice:

  1. Product images are for reference only.
  2. You can contact sales person to apply for a better price.
  3.  For more products, Pls do not hesitate to contact our Sales team.